# VHDL

5051158-xxxx

Lecture 4
VHDL Basics – part 3 (arrays, generics)
Test benches



#### Contents of this lecture

- VHDL Basics part 3
  - Arrays and indexing, user types
  - Generics
  - Using generics in hierarchical design
- Creating test benches for simulation



#### Arrays in VHDL

- 2 ways to combine "bits" to "arrays"
  - Concatenation
  - Aggregate
    - Named association
    - Positional association
- Indexing
  - Accessing a "slice" of an array
  - The direction of the slice (i.e. to or downto) must match the direction in which the array is declared

```
b bus <= x & "00" & w;
 b bus \leq (2=>x,1=>y,3=>z,0=>d);
b bus <= (x,y,z,d);</pre>
 signal z bus: std logic vector(3 downto 0);
 signal a bus: std logic vector (1 to 4);
 a bus <= z bus; -- ok
 z bus (3 downto 2) <= "00"; --ok</pre>
 a bus (2 to 4) \leftarrow z bus (3 downto 1); --ok
 z bus(2 to 3) <= "00"; -- NOT OK</pre>
```

signal b bus: std logic vector (3 downto 0);

signal x,y,z,w: std logic;



#### Multi-dimensional Arrays and User Types

- An array contains multiple elements of same type
  - Note: std\_locic\_vector is also an array, composed of several std\_logic types – defined in std\_logic\_1164package
  - When any array object is declared, an existing array type must be used
- Multi-dimensional arrays are especially useful, when using generate loops (we'll see that later)

```
type MY_BUS is array (3 downto 0) of std_logic_vector(15 downto 0); type RAM is array (0 to 31) of integer range 0 to 255; signal A_BUS: MY_BUS; signal RAM_0: RAM;
```



#### Entity - Generics

- To improve the reusability and flexibility of your code (especially true for components), you can use generics
- generic is a parameter- or a "specification", which value is evaluated during compilation/synthesis
  - NOTE: it does not "change" your block run-time
- Generics are listed in entity, before port list. Similarly, component needs to have a generic list as well, as it represents the "interface" of an entity
- On instantiation, values are associated to generics – the default value of generic (in a component) is overridden

```
entity entity name is
         generic (generic list);
         port (port list);
end entity name;
component component name
         generic (generic list);
         port (port list);
end component;
instance label: component name
         generic map (generic association list)
                     (port association list);
         port map
```



#### Generics – an example

- Consider a clocked 4:1 bus multiplexer
- What if the width of the data bus changes?
  - In this case the architecture does not require any change (note how we reset the output), but entity need to be changed

```
entity busmux4to1 is
  port (
     clk, n_Reset: in std_logic;
     A,B,C,D: in std_logic_vector(7 downto 0);
     S: in std_logic_vector(1 downto 0);
     Y: out std_logic_vector(7 downto 0)
    );
end busmux4to1;
```

```
architecture rtl of busmux4to1 is
begin
  sync mux p: process(clk, n Reset)
  begin
    if n Reset = '0' then
      Y <= (others => '0');
    elsif rising_edge(clk) then
      case S is
         when "00" => Y <= A;
         when "01" => Y <= B;
         when "10" => Y <= C;
         when others => Y <= D;
      end case;
    end if; --clk/rst
  end process sync_mux_p;
end architecture rtl;
```



### Generics – an example (cont.)

- Added a generic
  - Default value: 8
- Note: No change in architecture (in this case)

```
entity gen_busmux4to1 is
   generic (
        DATA_WIDTH: integer := 8
   );
   port (
        clk, n_Reset: in std_logic;
        A,B,C,D: in std_logic_vector(DATA_WIDTH-1 downto 0);
        S: in std_logic_vector(1 downto 0);
        Y: out std_logic_vector(DATA_WIDTH-1 downto 0)
        );
end gen busmux4to1;
```

```
architecture rtl of gen busmux4to1 is
begin
  sync mux p: process(clk, n Reset)
  begin
    if n Reset = '0' then
      Y <= (others => '0');
    elsif rising_edge(clk) then
      case S is
         when "00" => Y <= A;
        when "01" => Y <= B;
        when "10" => Y <= C;
         when others => Y <= D;
      end case;
    end if; --clk/rst
  end process sync mux p;
end architecture rtl;
```



### Generics – an example (cont.)

- How about making it 16-bits wide? Or 32-bits?
- Change the value of generic
  - But, we really don't want to change it every time better to use it as a component and override the default value when instantiating the component

```
entity gen_busmux4to1 is
    generic (
        DATA_WIDTH : integer := 16
    );
    port (
        clk, n_Reset: in std_logic;
        A,B,C,D : in std_logic_vector(DATA_WIDTH-1 downto 0);
        S : in std_logic_vector(1 downto 0);
        Y : out std_logic_vector(DATA_WIDTH-1 downto 0)
    );
    end gen_busmux4to1;
    end gen_busmux4to1;
    end gen_busmux4to1;
```

```
entity gen_busmux4to1 is
   generic (
        DATA_WIDTH: integer := 32
);
port (
        clk, n_Reset: in std_logic;
        A,B,C,D: in std_logic_vector(DATA_WIDTH-1 downto 0);
        S: in std_logic_vector(1 downto 0);
        Y: out std_logic_vector(DATA_WIDTH-1 downto 0)
     );
end gen_busmux4to1;
```



#### RECAP: VHDL Components and hierarchical design

- A component declaration declares a virtual design entity interface that may be used in component instantiation statement
- A component represents an entity/architecture pair. It specifies a subsystem, which can be *instantiated* in another architecture leading to a hierarchical specification.
  - Component instantiation is like plugging a hardware component into a socket in a board
- A component must be **declared** before it is **instantiated** 
  - The component declaration defines the virtual interface of the instantiated design entity ("the socket")
- Most often, the declaration takes in the main code (in the architecture, before "begin") or in separate packages (more on this later)
- Generics and ports of a component are **copies** of generics and ports of the entity the component represents.

```
component component name is
     generic (generic list);
     port (port list);
 end
 component component name;
architecture rtl of xxx is
  component XOR 4 is
   port(A,B: in std logic vector(0 to 3);
            C: out std_logic vector(0 to 3));
  end component XOR 4;
  signal S1,S2 : std logic vector(0 to 3);
  signal S3 : std logic vector(0 to 3);
begin
 X1 : XOR 4
 port map(A => S1,B => S2,C => S3);
end architecture rtl;
```

#### Generics and hierarchy

```
entity mux top is
   port (
        sysclk: in std logic;
        S: in std logic vector(1 downto 0);
       Q : out std logic vector (15 downto 0);
       Q wide : out std logic vector(31 downto 0));
end mux top;
architecture rtl of mux top is
    component gen busmux4to1 is
    generic ( DATA WIDTH : integer := 8 );
    port (
        clk, n Reset: in std logic;
       A,B,C,D : in std logic vector(DATA WIDTH-1 downto 0);
        S : in std logic vector(1 downto 0);
        Y : out std logic vector (DATA WIDTH-1 downto 0)
    );
    end component gen busmux4to1;
    signal E,F,G,H: std logic vector(15 downto 0);
    signal X,Y,Z,W: std_logic_vector(31 downto 0);
    signal n Reset: std logic;
```

```
begin
  n Reset <= '1';
  i busmux16: gen busmux4to1
     generic map (
          DATA WIDTH => 16
     port map (n Reset => n Reset,
          clk => sysclk,
          A \implies E, B \implies F, C \implies G, D \implies H,
          S \Rightarrow S
          Y \Rightarrow 0;
  i busmux32: gen busmux4to1
     generic map (
          DATA WIDTH => 32
     port map (n Reset => n Reset,
          clk => sysclk,
          A \Rightarrow X, B \Rightarrow Y, C \Rightarrow Z, D \Rightarrow W,
          S \Rightarrow S
          Y => Q wide);
```

end rtl:

#### VHDL test benches

- Test benches are top-level design units for simulation purposes only
- Why test bench?
  - Creating a stimulus manually is tedious/difficult
  - Large/complex designs often require automatic testing of outputs (vs inputs).
    - In hierarchical designs, it is useful and easier to test each block separately comparable to unit testing in SW world
    - Isolation of DUTs makes things easier!
- Test bench contains:
  - Instantiation of Device Under Test (DUT)
  - Stimulus signals for DUT (generators for input waveforms, clock driver, reset etc)
  - (Optionally) generation of reference outputs and comparison to DUT outputs
    - Can provide automatically a pass or fail indication



#### VHDL functions/commands for TB's

 Not all VHDL is synthesizable - some commands/functions are intended for simulation only, to be used in test benches

- For example:
  - Delay statements

Assertions

```
-- Non-Synthesizable Delay Statement:
r_Enable <= '0';
wait for 100 ns;
r_Enable <= '1';</pre>
```

```
assert (A and B = 0) report "A and B
simultaneously zero" severity warning;
```



## VHDL functions/commands for TB's (2)

end process;

- File/Text I/O
  - enables reading of stimulus and writing of results to a file
- In this example stimulus file (ASCII) is created with MATLAB, test bench reads it row by row, on rising edge of a sampling clock and places the data to stimulus vectors (matrix)

```
library STD;
use STD.textio.all;
architecture behavioral of Pate Top TB is
  -- file handlers & file op related stuff
  file S Stimulus: text open read mode is "S stimulus.prn";
-- read analogue stimulus from files
analoque stimulus: process
 variable S row: line;
  variable v data read : integer := 0;
begin
  wait until S SamClk P'event and S SamClk P='1';
  if(n Reset='0') then
    v data read := 0;
  else
  -- read from input file in "row" variable
    if(not endfile(S Stimulus)) then
      readline(S Stimulus,S row);
      for i in 0 to 7 loop
         read(S row, v data read); -- read the integer value
         S Anal Data(i) <= std logic vector(to unsigned(v data read, 14));
      end loop;
    end if;
  end if:
```

#### An example test bench

- Get it from Teams and try it out
  - mux\_tb\_sources.zip
- Notes:
  - The test bench -file (mux\_tb.vhd) needs to be added as "simulation source" in Vivado
  - Make sure that mux\_tb.vhd is set as top for simulation

